图文详情
产品属性
相关推荐
Vdd = 1.8V ±0.1V, Vddq = 1.8V ±0.1V
• JEDEC standard 1.8V I/O (SSTL_18-compatible)
• Double data rate interface: two data transfers
per clock cycle
• Differential data strobe (DQS, DQS)
• 4-bit prefetch architecture
• On chip DLL to align DQ and DQS transitions
with CK
• 4 internal banks for concurrent operation
• Programmable CAS latency (CL) 3, 4, 5, and 6
supported
• Posted CAS and programmable additive latency
(AL) 0, 1, 2, 3, 4, and 5 supported
• WRITE latency = READ latency - 1 tCK
• Programmable burst lengths: 4 or 8
• Adjustable data-output drive strength, full and
reduced strength options
• On-die termination (ODT)
公佈真實有效庫存,一貫接受小訂單支持,貨源穩定可靠,專業技術服務;我們鄭重承諾“誠信為本、質量第一、只做原裝、價格合理、保證每粒料都出自原廠及代理商”;香港、大陸均可交貨,本公司為一般納稅人可以開17增值稅票。IS43DR32160C-3DBLI
ISSI
BGA126
400